# **Revision History**

Revision 0.1 (May. 2007)

- First release.

Revision 0.2 (May. 2008)..

 change package out-line spec : from 12.5mm x 10.0mm to 12.0mm x 10.0mm

Revision 0.3 (Aug. 2008)...

- change ICC spec:

ICC2N : 12 MA ICC2Ns. : 5 MA ICC3P : 2 MA ICC3Ps. : 1 MA ICC3N : 15 MA ICC5 : 120 MA

Revision 0.4 (May. 2009)..

- Add -6 Speed product

### 512Mb (8M×4Bank×16) Synchronous DRAM

#### **Features**

- Fully Synchronous to Positive Clock Edge
- VDD= 1.8V +/- 0.1V for 133MHz Power Supply
   VDD= 1.85V+/- 0.1V for 166MHz
- LVCMOS Compatible with Multiplexed Address
- Programmable Burst Length (B/L) 1, 2, 4, 8 or Full Page
- Programmable CAS Latency (C/L) 2 or 3
- Data Mask (DQM) for Read / Write Masking
- Programmable Wrap Sequence
  - Sequential (B/L = 1/2/4/8/full Page)
  - Interleave (B/L = 1/2/4/8)
- Burst Read with Single-bit Write Operation
- All Inputs are Sampled at the Rising Edge of the System Clock
- Auto Refresh and Self Refresh
- 8,192 Refresh Cycles / 64ms (7.8us)
- Partial Array Self-Refresh (PASR)
- Auto Temperature Compensated Self-Refresh(TCSR)

by built-in temperature sensor

Driver strength: normal/weak

#### Description

The EM48BM1684LBA is Synchronous Dynamic Random Access Memory (SDRAM) organized as 8Meg words x 4 banks by 16 bits. All inputs and outputs are synchronized with the positive edge of the clock.

The 512Mb SDRAM uses synchronized pipelined architecture to achieve high speed data transfer rates and is designed to operate at 1.8V low power memory system. It also provides auto refresh with power saving / down mode. All inputs and outputs voltage levels are compatible with LVCMOS.

Available packages:

FBGA 54B 12.0mm x 10mm x 1.2mm.

**Ordering Information** 

| Part No            | Organization | Max. Freq   | Package   | Grade        | Pb   |
|--------------------|--------------|-------------|-----------|--------------|------|
| EM48BM1684LBA-75F  | 32M X 16     | 133MHz @CL3 | FBGA -54B | Commercial   | Free |
| EM48BM1684LBA-75FE | 32M X 16     | 133MHz @CL3 | FBGA -54B | Extend temp. | Free |
| EM48BM1684LBA-6F   | 32M X 16     | 166MHz @CL3 | FBGA -54B | Commercial   | Free |
| EM48BM1684LBA-6FE  | 32M X 16     | 166MHz @CL3 | FBGA -54B | Extend temp. | Free |



<sup>\*</sup> EOREX reserves the right to change products or specification without notice.

# EM48BM1684LBA

Pin Assignment: TFBGA 54B

| 1    | 2    | 3    |   | 7    | 8    | 9   |
|------|------|------|---|------|------|-----|
| VSS  | DQ15 | VSSQ | Α | VDDQ | DQ0  | VDD |
| DQ14 | DQ13 | VDDQ | В | VSSQ | DQ2  | DQ1 |
| DQ12 | DQ11 | VSSQ | С | VDDQ | DQ4  | DQ3 |
| DQ10 | DQ9  | VDDQ | D | VSSQ | DQ6  | DQ5 |
| DQ8  | NC   | vss  | E | VDD  | LDQM | DQ7 |
| UDQM | CLK  | CKE  | F | /CAS | /RAS | /WE |
| A12  | A11  | A9   | G | BA0  | BA1  | /CS |
| A8   | A7   | A6   | Н | Α0   | A1   | A10 |
| VSS  | A5   | A4   | J | A3   | A2   | VDD |

54ball FBGA / (12mm ×10mm)

# EM48BM1684LBA

# Pin Description (Simplified)

| Pin                                                         | Name                             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F2                                                          | CLK                              | (System Clock) Master clock input (Active on the positive rising edge)                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| G9                                                          | /CS                              | (Chip Select) Selects chip when active                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| F3                                                          | CKE                              | (Clock Enable) Activates the CLK when "H" and deactivates when "L". CKE should be enabled at least one cycle prior to new command. Disable input buffers for power down in standby.                                                                                                                                                                                                                                                                                                                           |
| H7,H8,J8,J7,J3,<br>J2,H3,H2,H1,G3,<br>H9,G2,G1              | A0~A12                           | (Address) Row address (A0 to A12) is determined by A0 to A12 level at the bank active command cycle CLK rising edge. CA (CA0 to CA9) is determined by A0 to A9 level at the read or write command cycle CLK rising edge. And this column address becomes burst access start address. A10 defines the pre-charge mode. When A10= High at the pre-charge command cycle, all banks are pre-charged. But when A10= Low at the pre-charge command cycle, only the bank that is selected by BA0/BA1 is pre-charged. |
| G7,G8                                                       | BA0, BA1                         | (Bank Address) Selects which bank is to be active.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| F8                                                          | /RAS                             | (Row Address Strobe) Latches Row Addresses on the positive rising edge of the CLK with /RAS "L". Enables row access & pre-charge.                                                                                                                                                                                                                                                                                                                                                                             |
| F7                                                          | /CAS                             | (Column Address Strobe) Latches Column Addresses on the positive rising edge of the CLK with /CAS low. Enables column access.                                                                                                                                                                                                                                                                                                                                                                                 |
| F9                                                          | /WE                              | (Write Enable) Latches Column Addresses on the positive rising edge of the CLK with /CAS low. Enables column access.                                                                                                                                                                                                                                                                                                                                                                                          |
| F1/E8                                                       | UDQM/LDQM                        | (Data Input/Output Mask) DQM controls I/O buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| A8,B9,B8,C9,C8,<br>D9,D8,E9,E1,D2,<br>D1,C2,C1,B2,B1,<br>A2 | DQ0~DQ15                         | (Data Input/Output) DQ pins have the same function as I/O pins on a conventional DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| A9,E7,J9/<br>A1,E3,J1                                       | V <sub>DD</sub> /V <sub>SS</sub> | (Power Supply/Ground) V <sub>DD</sub> and V <sub>SS</sub> are power supply pins for internal circuits.                                                                                                                                                                                                                                                                                                                                                                                                        |
| A7,B3,C7,D3/<br>A3,B7,C3,D7                                 | $V_{DDQ}/V_{SSQ}$                | (Power Supply/Ground) $V_{\text{DDQ}}$ and $V_{\text{SSQ}}$ are power supply pins for the output buffers.                                                                                                                                                                                                                                                                                                                                                                                                     |
| E2                                                          | NC                               | (No Connection) This pin is recommended to be left No Connection on the device.                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### Absolute Maximum Rating

| Symbol            | Item                         | Rating      |           | Units |
|-------------------|------------------------------|-------------|-----------|-------|
| $V_{IN}, V_{OUT}$ | Input, Output Voltage        | -0.3 ~ +2.3 |           | V     |
| $V_{DD}, V_{DDQ}$ | Power Supply Voltage         | -0.3 ~ +2.3 |           | V     |
| T <sub>OP</sub>   | Operating Temperature Range  | Commercial  | 0 ~ +70   | °C    |
| 1 Ob              | Operating remperature reange | Extended    | -25 ~ +85 | O     |
| T <sub>STG</sub>  | Storage Temperature Range    | -55 ~ +125  |           | °C    |
| P <sub>D</sub>    | Power Dissipation            | 1           |           | W     |
| los               | Short Circuit Current        | 5           | 0         | mA    |

**Note:** Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

### Capacitance ( $V_{CC}$ =1.8 $V \pm 0.1V$ , f=1MHz, $T_A$ =25°C)

| Symbol           | Parameter                                                                 | Min. | Тур. | Max. | Units |
|------------------|---------------------------------------------------------------------------|------|------|------|-------|
| C <sub>CLK</sub> | Clock Capacitance                                                         | 2.0  |      | 4.5  | pF    |
| Cı               | Input Capacitance for CLK, CKE, Address, /CS, /RAS, /CAS, /WE, DQML, DQMU | 2.0  |      | 4.5  | pF    |
| Co               | Input/Output Capacitance                                                  | 3.5  |      | 6.0  | pF    |

## Recommended DC Operating Conditions ( $T_A$ =0°C ~+70°C)

| Symbol          | Parameter                             | Min.          | Тур. | Max.           | Units |
|-----------------|---------------------------------------|---------------|------|----------------|-------|
| $V_{DD}$        | Power Supply Voltage                  | 1.7           | 1.8  | 1.9            | V     |
| $V_{DDQ}$       | Power Supply Voltage (for I/O Buffer) | 1.7           | 1.8  | 1.9            | V     |
| V <sub>IH</sub> | Input Logic High Voltage              | $0.8*V_{DDQ}$ |      | $V_{DDQ}$ +0.3 | V     |
| $V_{IL}$        | Input Logic Low Voltage               | -0.3          |      | 0.3            | V     |

Note: \* All voltages referred to V<sub>SS</sub>.

- \*  $V_{IH}$  (max.) =  $V_{DD}$ +0.8V for pulse width 4ns
- \*  $V_{IL}$  (min.) = Vss-0.8V for pulse width 4ns
- \* VDD/VDDQ min spec= 1.75V for 166MHz speed
- \* VDD/VDDQ max spec= 1.95V for 166MHz speed

### **Recommended DC Operating Conditions**

 $(V_{DD}=1.8V \pm 0.1V, T_A=0^{\circ}C \sim 70^{\circ}C)$ 

| Symbol             | Parameter                                        | Test Conditions                                                                                                                       | Max.          | Units |
|--------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|
| I <sub>CC1</sub>   | Operating Current (Note 1)                       | Burst length=1,<br>t <sub>RC</sub> ≥t <sub>RC</sub> (min.), I <sub>OL</sub> =0mA,<br>One bank active                                  | 70            | mA    |
| $I_{CC2P}$         | Precharge Standby Current in                     | CKE≤V <sub>IL</sub> (max.), t <sub>CK</sub> =15ns                                                                                     | 1             | mA    |
| $I_{CC2PS}$        | Power Down Mode                                  | CKE≤V <sub>IL</sub> (max.), t <sub>CK</sub> = ∞                                                                                       | 1             | mA    |
| I <sub>CC2N</sub>  | Precharge Standby Current in Non-power Down Mode |                                                                                                                                       |               | mA    |
| I <sub>CC2NS</sub> |                                                  | CKE≥V <sub>IL</sub> (min.), t <sub>CK</sub> = ∞ ,<br>Input signals are stable                                                         | 5             | mA    |
| $I_{CC3P}$         | Active Standby Current in                        | CKE≤V <sub>IL</sub> (max.), t <sub>CK</sub> =15ns                                                                                     | 2             | mA    |
| I <sub>CC3PS</sub> | Power Down Mode                                  | CKE≤V <sub>IL</sub> (max.), t <sub>CK</sub> = ∞                                                                                       | 1             | mA    |
| I <sub>CC3N</sub>  | Active Standby Current in Non-power Down Mode    | CKE≥V <sub>IL</sub> (min.), t <sub>CK</sub> =15ns,<br>/CS≥V <sub>IH</sub> (min.)<br>Input signals are changed<br>one time during 30ns | 15            | mA    |
| I <sub>CC3NS</sub> |                                                  | CKE≥V <sub>IL</sub> (min.), t <sub>CK</sub> = ∞ ,<br>Input signals are stable                                                         | 7             | mA    |
| I <sub>CC4</sub>   | Operating Current (Burst Mode) (Note 2)          | t <sub>CCD</sub> ≥2CLKs, I <sub>OL</sub> =0mA                                                                                         | 90            | mA    |
| I <sub>CC5</sub>   | Refresh Current (Note 3)                         | t <sub>RC</sub> ≥t <sub>RC</sub> (min.)                                                                                               | 120           | mA    |
| I <sub>CC6</sub>   | Self Refresh Current                             | CKE≤0.2V                                                                                                                              | See Next Page | mA    |

<sup>\*</sup>All voltages referenced to V<sub>SS</sub>.

Note 1: I<sub>CC1</sub> depends on output loading and cycle rates.

Specified values are obtained with the output open.

Input signals are changed only one time during t<sub>CK</sub> (min.)

Note 2: I<sub>CC4</sub> depends on output loading and cycle rates.

Specified values are obtained with the output open.

Input signals are changed only one time during t<sub>CK</sub> (min.)

Note 3: Input signals are changed only one time during t<sub>CK</sub> (min.)

### Recommended DC Operating Conditions (Continued)

| Symbol          | Parameter                 | Test Conditions                                                                  | Min.                  | Тур. | Max. | Units |
|-----------------|---------------------------|----------------------------------------------------------------------------------|-----------------------|------|------|-------|
| I <sub>IL</sub> | Input Leakage Current     | $0 \le V_I \le V_{DDQ}$ , $V_{DDQ} = V_{DD}$<br>All other pins not under test=0V | -2                    |      | +2   | uA    |
| I <sub>OL</sub> | Output Leakage Current    | $0 \le V_O \le V_{DDQ}$ , $D_{OUT}$ is disabled                                  | -1.5                  |      | +1.5 | uA    |
| $V_{OH}$        | High Level Output Voltage | I <sub>O</sub> =-0.1mA                                                           | V <sub>DDQ</sub> -0.2 |      |      | V     |
| V <sub>OL</sub> | Low Level Output Voltage  | I <sub>O</sub> =+0.1mA                                                           |                       |      | 0.2  | V     |

#### ICC6 DC CHARACTERISTICS

| Symbol | TCSR        | 45°C | 85/70°C | Units |
|--------|-------------|------|---------|-------|
|        | Full Array  | 400  | 700     | uA    |
| ICC6   | 1/2 of Full | 350  | 500     | uA    |
|        | 1/4 of Full | 280  | 400     | uA    |

#### **Block Diagram**



### **AC Operating Test Conditions**

 $(V_{DD}=3.3V\pm0.3V, T_{A}=0^{\circ}C \sim 70^{\circ}C)$ 

| Item                             | Conditions           |
|----------------------------------|----------------------|
| Output Reference Level           | 0.9V/0.9V            |
| Output Load                      | See diagram as below |
| Input Signal Level               | 1.6V/0.2V            |
| Transition Time of Input Signals | 0.5ns                |
| Input Reference Level            | 0.9V                 |



# AC Operating Test Characteristics

(V<sub>DD</sub>=1.8V  $\pm$  0.1V, T<sub>A</sub>=0°C ~70°C)

| Symbol          | Parameter                            |      | -    | 6    | -7   | 7.5  | Units |
|-----------------|--------------------------------------|------|------|------|------|------|-------|
| Symbol          | Parameter                            |      | Min. | Max. | Min. | Max. | Units |
| +               | Clock Cycle Time                     | CL=3 | 6    |      | 7.5  |      | ns    |
| t <sub>CK</sub> | Clock Cycle Time                     | CL=2 | 12   |      | 12   |      | 113   |
| +               | t <sub>AC</sub> Access Time form CLK | CL=3 |      | 5.6  |      | 6    | ne    |
| LAC             |                                      | CL=2 |      | 8    |      | 8    | ns    |
| t <sub>CH</sub> | CLK High Level Width                 |      | 2.5  |      | 2.5  |      | ns    |
| t <sub>CL</sub> | CLK Low Level Width                  |      | 2.5  |      | 2.5  |      | ns    |
|                 | Data out Hold Time                   | CL=3 | 2    |      | 2    |      | no    |
| t <sub>OH</sub> | Data-out Hold Time                   | CL=2 | 2    |      | 2    |      | ns    |
|                 | Data-out High Impedance              | CL=3 |      | 5.6  |      | 6    | 20    |
| t <sub>HZ</sub> | Time (Note 5)                        |      |      | 8    |      | 8    | ns    |
| t <sub>LZ</sub> | Data-out Low Impedance Time          |      | 1    |      | 1    |      | ns    |
| t <sub>IH</sub> | Input Hold Time                      |      | 1    |      | 1    |      | ns    |
| t <sub>IS</sub> | Input Setup Time                     |      | 1.5  |      | 1.5  |      | ns    |

 $<sup>^{\</sup>star}$  All voltages referenced to  $V_{\text{SS}}$ .

**Note 5:** t<sub>HZ</sub> defines the time at which the output achieve the open circuit condition and is not referenced to output voltage levels.

#### AC Operating Test Characteristics (Continued)

 $(V_{DD}=1.8V \pm 0.1V, T_A=0^{\circ}C \sim 70^{\circ}C)$ 

| Symbol           | Symbol Parameter                            |        | -    | 6    | -7   | <b>7</b> 5 | Units |
|------------------|---------------------------------------------|--------|------|------|------|------------|-------|
| Symbol           |                                             |        | Min. | Max. | Min. | Max.       | Units |
| t <sub>RC</sub>  | ACTIVE to ACTIVE Commar Period (Note 6)     | nd     | 60   |      | 75   |            | ns    |
| t <sub>RC</sub>  | ACTIVE to refresh Command Period (Note 6)   | d      | 120  |      | 120  |            | ns    |
| t <sub>RAS</sub> | ACTIVE to PRECHARGE Command Period (Note 6) |        | 48   | 100k | 60   | 100k       | ns    |
| t <sub>RP</sub>  | PRECHARGE to ACTIVE Command Period (Note 6) |        | 20   |      | 22.5 |            | ns    |
| t <sub>RCD</sub> | ACTIVE to READ/WRITE Delay Time (Note 6)    |        | 20   |      | 22.5 |            | ns    |
| t <sub>RRD</sub> | ACTIVE(one) to ACTIVE(and Command (Note 6)  | other) | 12   |      | 15   |            | ns    |
| t <sub>CCD</sub> | READ/WRITE Command to READ/WRITE Command    |        | 1    |      | 1    |            | CLK   |
| t <sub>DPL</sub> | Date-in to PRECHARGE<br>Command             |        | 2    |      | 2    |            | CLK   |
| t <sub>BDL</sub> | Date-in to BURST Stop Command               |        | 1    |      | 1    |            | CLK   |
|                  | Data-out to High                            | CL=3   | 3    |      | 3    |            | OLIC  |
|                  | Impedance from PRECHARGE Command            | CL=2   | 2    |      | 2    |            | CLK   |
| t <sub>REF</sub> | Refresh Time (4,096 cycle)                  |        |      | 64   |      | 64         | ms    |

<sup>\*</sup> All voltages referenced to V<sub>SS</sub>.

**Note 6:** These parameters account for the number of clock cycles and depend on the operating frequency of the clock, as follows:

The number of clock cycles = Specified value of timing/clock period (Count Fractions as a whole number)

#### Recommended Power On and Initialization

The following power on and initialization sequence guarantees the device is preconditioned to each user's specific needs. (Like a conventional DRAM) During power on, all  $V_{DD}$  and  $V_{DDQ}$  pins must be built up simultaneously to the specified voltage when the input signals are held in the "NOP" state. The power on voltage must not exceed  $V_{DD}$ +0.3V on any of the input pins or  $V_{DD}$  supplies. (CLK signal started at same time)

After power on, an initial pause of 200 µs is required followed by a precharge of all banks using the precharge command.

To prevent data contention on the DQ bus during power on, it is required that the DQM and CKE pins be held high during the initial pause period. Once all banks have been precharged, the Mode Register Set Command must be issued to initialize the Mode Register. A minimum of eight Auto Refresh cycles (CBR) are also required, and these may be done before or after programming the Mode Register.

#### Simplified State Diagram



#### Address Input for Mode Register Set



| BA1 | BA0 | A12/A11 | A10 | A9 | A8 | A7 | Operation Mode                   |
|-----|-----|---------|-----|----|----|----|----------------------------------|
| 0   | 0   | 0       | 0   | 0  | 0  | 0  | Normal                           |
| 0   | 0   | 0       | 0   | 1  | 0  | 0  | Burst Read with Single-bit Write |

# Burst Type (A3)

| Burst Length | A2 | A1 | A0 | Sequential Addressing | Interleave Addressing |
|--------------|----|----|----|-----------------------|-----------------------|
| 2            | Х  | Х  | 0  | 0 1                   | 0 1                   |
| 2            | Х  | Х  | 0  | 10                    | 10                    |
|              | Х  | 0  | 0  | 0123                  | 0123                  |
| 4            | Х  | 0  | 1  | 1230                  | 1032                  |
| 4            | Х  | 1  | 0  | 2301                  | 2301                  |
|              | Х  | 1  | 1  | 3012                  | 3210                  |
|              | 0  | 0  | 0  | 01234567              | 01234567              |
|              | 0  | 0  | 1  | 12345670              | 10325476              |
|              | 0  | 1  | 0  | 23456701              | 23016745              |
| 8            | 0  | 1  | 1  | 34567012              | 32107654              |
| 0            | 1  | 0  | 0  | 45670123              | 45670123              |
|              | 1  | 0  | 1  | 56701234              | 54761032              |
|              | 1  | 1  | 0  | 67012345              | 67452301              |
|              | 1  | 1  | 1  | 70123456              | 76543210              |
| Full Page*   | n  | n  | n  | Cn Cn+1 Cn+2          | -                     |

<sup>\*</sup> Page length is a function of I/O organization and column addressing ×16 (CA0 ~ CA8): Full page = 1024bits

#### Extended Mode Register Set (EMRS)

The Extended mode register is written by asserting low on /CS, /RAS, /CAS, /WE and high on BA1 ( The DDR SDRAM should be in all bank precharge with CKE already prior to writing into the extended mode register. ) The state of address pins A0-A10 and BA1 in the same cycle as /CS, /RAS, /CAS, and /WE going low is written in the extended mode register. The mode register contents can be changed using the same command and clock cycle requirements during operation as long as all banks are in the idle state. A0 is used for DLL enable or disable. High on BA0 is used for EMRS. All the other address pins except A0 and BA0 must be set to low for proper EMRS operation.



#### **Output Drive Strength**

The normal drive strength got all outputs is specified to be LV-CMOS. By setting EMRS specific parameter on A6 and A5, driving capability of data output drivers is selected.

#### Temperature Compensated Self-Refresh

TCSR controlled by programming in the extended mode register (EMRS). The memory automatically changes the self-refresh cycle by temperature fluctuations.

### Partial Array Self Refresh

In EMRS setting ,memory array size to be refreshed during self-refresh operation is programmable in order to reduce power. Data outside the defined area will not be retained during self-refresh.

#### 1. Command Truth Table

| Command                    | Symbol | CK  | Έ | /CS | /RAS | /CAS | /WE | BA0, | A10 | A11,   |
|----------------------------|--------|-----|---|-----|------|------|-----|------|-----|--------|
| Command                    | Symbol | n-1 | n | 70  | TRAS | /CA3 | /VV | BA1  | AIU | A9~A10 |
| Ignore Command             | DESL   | Н   | Х | Н   | X    | Х    | Х   | Χ    | Х   | Х      |
| No Operation               | NOP    | Н   | Χ | L   | Н    | Н    | Н   | Χ    | Х   | Х      |
| Burst Stop                 | BSTH   | Н   | Χ | L   | Н    | Н    | L   | Χ    | Х   | Х      |
| Read                       | READ   | Н   | Χ | L   | Н    | L    | Н   | V    | L   | V      |
| Read with Auto Pre-charge  | READA  | Н   | Χ | L   | Н    | L    | Н   | V    | Н   | V      |
| Write                      | WRIT   | Н   | Χ | L   | Н    | L    | L   | V    | L   | V      |
| Write with Auto Pre-charge | WRITA  | Н   | Χ | L   | L    | Н    | Н   | V    | Н   | V      |
| Bank Activate              | ACT    | Н   | Χ | L   | L    | Н    | Н   | V    | V   | V      |
| Pre-charge Select Bank     | PRE    | Н   | Χ | L   | L    | Н    | L   | V    | L   | Х      |
| Pre-charge All Banks       | PALL   | Н   | Χ | L   | L    | Н    | L   | Х    | Н   | Х      |
| Mode Register Set          | MRS    | Н   | Χ | L   | L    | L    | L   | L    | L   | V      |

H = High level, L = Low level, X = High or Low level (Don't care), V = Valid data input

#### 2. DQM Truth Table

| Command                               | Symbol | CI  | ΚE | /CS |  |
|---------------------------------------|--------|-----|----|-----|--|
| Command                               | Symbol | n-1 | n  | 703 |  |
| Data Write/Output Enable              | ENB    | Н   | Х  | Н   |  |
| Data Mask/Output Disable              | MASK   | Н   | Х  | L   |  |
| Upper Byte Write Enable/Output Enable | BSTH   | Н   | Х  | L   |  |
| Read                                  | READ   | Н   | Х  | L   |  |
| Read with Auto Pre-charge             | READA  | Н   | Х  | L   |  |
| Write                                 | WRIT   | Н   | Х  | L   |  |
| Write with Auto Pre-charge            | WRITA  | Н   | Х  | L   |  |
| Bank Activate                         | ACT    | Н   | Х  | L   |  |
| Pre-charge Select Bank                | PRE    | Н   | Х  | L   |  |
| Pre-charge All Banks                  | PALL   | Н   | Х  | L   |  |
| Mode Register Set                     | MRS    | Н   | Х  | L   |  |

H = High level, L = Low level, X = High or Low level (Don't care), V = Valid data input

#### 3. CKE Truth Table

| Item             | Command                  | Symbol   | CKE |   | /CS | /RAS  | /CAS | /WE     | Addr.   |  |
|------------------|--------------------------|----------|-----|---|-----|-------|------|---------|---------|--|
| item             | Command                  | Oyillboi | n-1 | n | /00 | /IXAG | 7040 | / V V L | / taul. |  |
| Activating       | Clock Suspend Mode Entry |          | Н   | L | Χ   | Χ     | Х    | X       | Х       |  |
| Any              | Clock Suspend Mode       |          | L   | L | Х   | X     | X    | Χ       | X       |  |
| Clock<br>Suspend | Clock Suspend Mode Exit  |          | L   | Н | Х   | Х     | Х    | Х       | Х       |  |
| Idle             | CBR Refresh Command      | REF      | Н   | Н | L   | L     | L    | Н       | Х       |  |
| Idle             | Self Refresh Entry       | SELF     | Н   | L | L   | L     | L    | Н       | Х       |  |
| Self Refresh     | Self Refresh Exit        |          | L   | Н | L   | Η     | Н    | Н       | Х       |  |
| Sell Kellesii    | Sell Nellesh Exit        |          | L   | Н | Η   | Χ     | Χ    | Χ       | X       |  |
| Idle             | Power Down Entry         |          | Н   | L | Χ   | Χ     | Χ    | Χ       | Х       |  |
| Power Down       | Power Down Exit          |          | Ĺ   | Н | Χ   | Χ     | Χ    | Χ       | Χ       |  |

**Remark** H = High level, L = Low level, X = High or Low level (Don't care)

# EM48BM1684LBA

# 4. Operative Command Table (Note 7)

| Current<br>State | /CS | /R | /C                       | /W | Addr.      | Command                     | Action                                                       |  |  |
|------------------|-----|----|--------------------------|----|------------|-----------------------------|--------------------------------------------------------------|--|--|
|                  | Н   | Χ  | Х                        | Х  | Х          | DESL                        | Nop or power down (Note 8)                                   |  |  |
|                  | L   | Н  | Н                        | Х  | Х          | NOP or BST                  | Nop or power down (Note 8)                                   |  |  |
|                  | L   | Н  | L                        | Н  | BA/CA/A10  | READ/READA                  | ILLEGAL (Note 9)                                             |  |  |
|                  | L   | Н  | L L BA/CA/A10 WRIT/WRITA |    | WRIT/WRITA | ILLEGAL <sup>(Note 9)</sup> |                                                              |  |  |
| Idle             | L   | L  | Н                        | Н  | BA/RA      | ACT                         | Row activating                                               |  |  |
|                  | L   | L  | Н                        | L  | BA, A10    | PRE/PALL                    | Nop                                                          |  |  |
|                  | L   | L  | L                        | Ι  | Х          | REF/SELF                    | Refresh or self refresh (Note 10)                            |  |  |
|                  | L   | L  | L                        | L  | Op-Code    | MRS                         | Mode register accessing                                      |  |  |
|                  | H   | X  | X                        | X  | X          | DESL                        | Nop                                                          |  |  |
|                  | L   | Н  | Н                        | Х  | X          | NOP or BST                  | Nop (Note 11)                                                |  |  |
|                  | L   | Н  | L                        | Η  | BA/CA/A10  | READ/READA                  | Begin read: Determine AP (Note 11)                           |  |  |
| Row              | L   | Н  | L                        | L  | BA/CA/A10  | WRIT/WRITA                  | Begin write: Determine AP (Note 11)                          |  |  |
| Active           | L   | L  | Н                        | Н  | BA/RA      | ACT                         | ILLEGAL (Note 9)                                             |  |  |
|                  | L   | L  | Н                        | L  | BA, A10    | PRE/PALL                    | Pre-charge (Note 12)                                         |  |  |
|                  | L   | L  | L                        | Н  | X          | REF/SELF                    | ILLEGAL (Note 10)                                            |  |  |
|                  | L   | L  | L                        | L  | Op-Code    | MRS                         | ILLEGAL                                                      |  |  |
|                  | Н   | Χ  | Χ                        | Χ  | X          | DESL                        | Continue burst to end → Row active                           |  |  |
|                  | L   | Н  | Н                        | Η  | X          | NOP                         | Continue burst to end → Row active                           |  |  |
|                  | L   | Н  | Н                        | L  | X          | BST                         | Burst stop → Row active                                      |  |  |
|                  | L   | Н  | L                        | Н  | BA/CA/A10  | READ/READA                  | Terminate burst, new read: Determine AP (Note 13)            |  |  |
| Read             | L   | L  | L                        | L  | BA/CA/A10  | WRIT/WRITA                  | Terminate burst, start write: Determine AP (Note 13, 14)     |  |  |
|                  | L   | L  | Н                        | Н  | BA/RA      | ACT                         | ILLEGAL (Note 9)                                             |  |  |
|                  | L   | L  | Н                        | L  | BA, A10    | PRE/PALL                    | Terminate burst, pre-charging (Note 10)                      |  |  |
|                  | L   | L  | L                        | Н  | X          | REF/SELF                    | ILLEGAL                                                      |  |  |
|                  | L   | L  | L                        | L  | Op-Code    | MRS                         | ILLEGAL                                                      |  |  |
|                  | Н   | Х  | Х                        | Χ  | Х          | DESL                        | Continue burst to end → Write recovering                     |  |  |
|                  | L   | Н  | Н                        | Н  | Х          | NOP                         | Continue burst to end → Write recovering                     |  |  |
|                  | L   | Н  | Н                        | L  | X          | BST                         | Burst stop → Row active                                      |  |  |
|                  | L   | Н  | L                        | Н  | BA/CA/A10  | READ/READA                  | Terminate burst, start read: Determine AP 7, 8 (Note 13, 14) |  |  |
| Write            | L   | L  | L                        | L  | BA/CA/A10  | WRIT/WRITA                  | Terminate burst, new write:  Determine AP 7 (Note 13)        |  |  |
|                  | L   | L  | Н                        | Н  | BA/RA      | ACT                         | ILLEGAL (Note 9)                                             |  |  |
|                  | L   | L  | Н                        | L  | BA, A10    | PRE/PALL                    | Terminate burst, pre-charging (Note 15)                      |  |  |
|                  | L   | L  | L                        | Н  | Х          | REF/SELF                    | ILLEGAL                                                      |  |  |
|                  | L   | L  | L                        | L  | Op-Code    | MRS                         | ILLEGAL                                                      |  |  |

**Remark** H = High level, L = Low level, X = High or Low level (Don't care)

# 4. Operative Command Table (Continued) (Note 7)

| Current<br>State  | /CS | /R | /C | /W | Addr. Command |            | Action                                                        |
|-------------------|-----|----|----|----|---------------|------------|---------------------------------------------------------------|
|                   | Η   | Х  | Х  | Х  | Х             | DESL       | Continue burst to end → Pre-charging                          |
|                   | Ш   | Н  | Н  | Н  | X             | NOP        | Continue burst to end → Pre-charging                          |
|                   | L   | Н  | Н  | L  | X             | BST        | ILLEGAL                                                       |
| Read with         | L   | Н  | L  | Н  | BA/CA/A10     | READ/READA | ILLEGAL (Note 9)                                              |
| AP                | L   | Н  | L  | L  | BA/CA/A10     | WRIT/WRITA | ILLEGAL (Note 9)                                              |
|                   | L   | L  | Н  | Н  | BA/RA         | ACT        | ILLEGAL (Note 9)                                              |
|                   | L   | L  | Н  | L  | BA, A10       | PRE/PALL   | ILLEGAL (Note 9)                                              |
|                   | L   | L  | L  | Н  | Х             | REF/SELF   | ILLEGAL                                                       |
|                   | L   | L  | L  | L  | Op-Code       | MRS        | ILLEGAL                                                       |
|                   | Н   | Х  | Х  | Х  | ×             | DESL       | Burst to end → Write recovering with auto pre-charge          |
|                   | L   | Н  | Н  | Н  | Х             | NOP        | Continue burst to end → Write recovering with auto pre-charge |
|                   | L   | Н  | Н  | L  | Х             | BST        | ILLEGAL                                                       |
| Write with        | L   | Н  | L  | Н  | BA/CA/A10     | READ/READA | ILLEGAL (Note 9)                                              |
| AP                | L   | Н  | L  | L  | BA/CA/A10     | WRIT/WRITA | ILLEGAL (Note 9)                                              |
|                   | L   | L  | Н  | Н  | BA/RA         | ACT        | ILLEGAL (Note 9)                                              |
|                   | L   | L  | Н  | L  | BA, A10       | PRE/PALL   | ILLEGAL (Note 9)                                              |
|                   | L   | L  | L  | Н  | Х             | REF/SELF   | ILLEGAL                                                       |
|                   | L   | L  | L  | L  | Op-Code       | MRS        | ILLEGAL                                                       |
|                   | Н   | Х  | Х  | Х  | X             | DESL       | Nop → Enter idle after t <sub>RP</sub>                        |
|                   | L   | Н  | Н  | Н  | Х             | NOP        | Nop → Enter idle after t <sub>RP</sub>                        |
|                   | L   | Н  | Н  | L  | Х             | BST        | ILLEGAL                                                       |
|                   | L   | Η  | L  | Н  | BA/CA/A10     | READ/READA | ILLEGAL (Note 9)                                              |
| Pre-charging      | L   | Н  | L  | L  | BA/CA/A10     | WRIT/WRITA | ILLEGAL (Note 9)                                              |
|                   | L   | L  | Н  | Н  | BA/RA         | ACT        | ILLEGAL (Note 9)                                              |
|                   | Ш   | L  | Η  | L  | BA, A10       | PRE/PALL   | Nop $\rightarrow$ Enter idle after $t_{RP}$                   |
|                   | L   | L  | L  | Н  | X             | REF/SELF   | ILLEGAL                                                       |
|                   | L   | L  | L  | L  | Op-Code       | MRS        | ILLEGAL                                                       |
|                   | Н   | Х  | Χ  | Χ  | X             | DESL       | Nop → Enter idle after t <sub>RCD</sub>                       |
|                   | L   | Н  | Н  | Н  | X             | NOP        | Nop $\rightarrow$ Enter idle after $t_{RCD}$                  |
|                   | L   | Н  | Н  | L  | X             | BST        | ILLEGAL                                                       |
| Dow               | L   | Н  | L  | Н  | BA/CA/A10     | READ/READA | ILLEGAL (Note 9)                                              |
| Row<br>Activating | L   | Н  | L  | L  | BA/CA/A10     | WRIT/WRITA | ILLEGAL (Note 9)                                              |
|                   | L   | L  | Н  | Н  | BA/RA         | ACT        | ILLEGAL (Note 9, 16)                                          |
|                   | L   | L  | Н  | L  | BA, A10       | PRE/PALL   | ILLEGAL (Note 9)                                              |
|                   | L   | L  | L  | Н  | X             | REF/SELF   | ILLEGAL                                                       |
|                   | L   | L  | L  | L  | Op-Code       | MRS        | ILLEGAL                                                       |

Remark H = High level, L = Low level, X = High or Low level (Don't care), AP = Auto Pre-charge

# 4. Operative Command Table (Continued) (Note 7)

| Current<br>State    | /CS | /R | /C | /W | Addr.     | Command                       | Action                                             |  |  |
|---------------------|-----|----|----|----|-----------|-------------------------------|----------------------------------------------------|--|--|
|                     | Ι   | Χ  | Χ  | Χ  | X         | DESL                          | Nop $\rightarrow$ Enter row active after $t_{DPL}$ |  |  |
|                     |     | Ι  | Η  | Ι  | X         | NOP                           | Nop $\rightarrow$ Enter row active after $t_{DPL}$ |  |  |
|                     |     | Ι  | Η  | L  | X         | BST                           | Nop $\rightarrow$ Enter row active after $t_{DPL}$ |  |  |
|                     | L   | Н  | L  | Н  | BA/CA/A10 | READ/READA                    | Start read, Determine AP                           |  |  |
| Write<br>Recovering | L   | Н  | L  | L  | BA/CA/A10 | WRIT/WRITA                    | New write, Determine AP (Note 14)                  |  |  |
| Recovering          | لــ | Ш  | Ι  | Ι  | BA/RA     | ACT                           | ILLEGAL (Note 9)                                   |  |  |
|                     | L   | L  | Н  | L  | BA, A10   | PRE/PALL                      | ILLEGAL (Note 9)                                   |  |  |
|                     | L   | L  | L  | Н  | Х         | REF/SELF                      | ILLEGAL                                            |  |  |
|                     | L   | L  | L  | L  | Op-Code   | MRS                           | ILLEGAL                                            |  |  |
|                     | Τ   | Χ  | Χ  | Χ  | X         | DESL                          | Nop → Enter pre-charge after t <sub>DPL</sub>      |  |  |
|                     |     | Ι  | Η  | Ι  | X         | NOP                           | Nop → Enter pre-charge after t <sub>DPL</sub>      |  |  |
|                     | L   | Ι  | Η  | L  | X         | BST                           | Nop → Enter pre-charge after t <sub>DPL</sub>      |  |  |
| Write               | L   | Н  | L  | Н  | BA/CA/A10 | READ/READA                    | ILLEGAL (Note 9, 14)                               |  |  |
| Recovering          | L   | Н  | L  | L  | BA/CA/A10 | WRIT/WRITA                    | ILLEGAL (Note 9)                                   |  |  |
| with AP             | L   | L  | Н  | Η  | BA/RA     | ACT                           | ILLEGAL (Note 9)                                   |  |  |
|                     | L   | L  | Н  | L  | BA, A10   | PRE/PALL                      | ILLEGAL                                            |  |  |
|                     | L   | L  | L  | Ι  | X         | REF/SELF                      | ILLEGAL                                            |  |  |
|                     | L   | L  | L  | L  | Op-Code   | MRS                           | ILLEGAL                                            |  |  |
|                     | Ι   | Χ  | Χ  | Χ  | X         | DESL                          | Nop $\rightarrow$ Enter idle after $t_{RC}$        |  |  |
|                     | L   | Ι  | Н  | Χ  | X         | NOP/BST                       | Nop $\rightarrow$ Enter idle after $t_{RC}$        |  |  |
| Refreshing          | L   | Ι  | L  | Χ  | X         | READ/WRIT                     | ILLEGAL                                            |  |  |
|                     | L   | L  | Н  | Χ  | X         | ACT/PRE/PALL                  | ILLEGAL                                            |  |  |
|                     | L   | L  | L  | Χ  | X         | REF/SELF/MRS                  | ILLEGAL                                            |  |  |
|                     | Н   | Χ  | Χ  | Χ  | X         | DESL                          | Nop                                                |  |  |
| Mode                | L   | Н  | Н  | Н  | X         | NOP                           | Nop                                                |  |  |
| Register            | L   | Н  | Н  | L  | X         | BST                           | ILLEGAL                                            |  |  |
| Accessing           | L   | Н  | L  | Χ  | X         | READ/WRIT                     | ILLEGAL                                            |  |  |
|                     | L   | L  | Χ  | Х  | Х         | ACT/PRE/PALL/<br>REF/SELF/MRS | ILLEGAL                                            |  |  |

**Remark** H = High level, L = Low level, X = High or Low level (Don't care), AP = Auto Pre-charge

- Note 7: All entries assume that CKE was active (High level) during the preceding clock cycle.
- **Note 8:** If all banks are idle, and CKE is inactive (Low level), SDRAM will enter Power down mode. All input buffers except CKE will be disabled.
- Note 9: Illegal to bank in specified states;

Function may be legal in the bank indicated by Bank Address (BA), depending on the state of that bank.

- **Note 10:** If all banks are idle, and CKE is inactive (Low level), SDRAM will enter Self refresh mode. All input buffers except CKE will be disabled.
- **Note 11:** Illegal if t<sub>RCD</sub> is not satisfied.
- **Note 12:** Illegal if t<sub>RAS</sub> is not satisfied.
- Note 13: Must satisfy burst interrupt condition.
- Note 14: Must satisfy bus contention, bus turn around, and/or write recovery requirements.
- Note 15: Must mask preceding data which don't satisfy tDPL.
- Note 16: Illegal if t<sub>RRD</sub> is not satisfied.

#### 5. Command Truth Table for CKE

| Current State                     | Cł          | ΚE | /CS | /R | /C            | /W              | Addr.   | Action                                         |
|-----------------------------------|-------------|----|-----|----|---------------|-----------------|---------|------------------------------------------------|
|                                   | n-1         | n  | ,   | 7  | , ,           |                 |         |                                                |
|                                   | Н           | Χ  | Χ   | Х  | Х             | Х               | X       | INVALID, CLK(n-1) would exit self refresh      |
|                                   | L           | Н  | Н   | Χ  | Χ             | Χ               | X       | Self refresh recovery                          |
| Self Refresh                      | L           | Н  | L   | Н  | Н             | Χ               | X       | Self refresh recovery                          |
|                                   | L           | Η  | L   | Н  | L             | Χ               | X       | ILLEGAL                                        |
|                                   | L           | Η  | L   | L  | Χ             | Χ               | X       | ILLEGAL                                        |
|                                   | L           | L  | X   | Χ  | Χ             | Χ               | X       | Maintain self refresh                          |
|                                   | Н           | Н  | Н   | Χ  | Χ             | Χ               | Χ       | Idle after t <sub>RC</sub>                     |
|                                   | Н           | Н  | L   | Н  | Н             | Χ               | X       | Idle after t <sub>RC</sub>                     |
|                                   | Н           | Н  | L   | Н  | L             | Χ               | X       | ILLEGAL                                        |
| Self Refresh                      | Н           | Η  | L   | L  | Χ             | Χ               | X       | ILLEGAL                                        |
| Recovery                          | Н           | L  | Н   | Χ  | Χ             | Χ               | X       | ILLEGAL                                        |
|                                   | Н           | Ш  | L   | Ι  | Η             | Χ               | X       | ILLEGAL                                        |
|                                   | Н           | Ш  | L   | Ι  | L             | Χ               | X       | ILLEGAL                                        |
|                                   | Н           | Ш  | L   | L  | Χ             | Χ               | X       | ILLEGAL                                        |
| Dawn Dawn                         | Н           | Х  | Х   | Χ  | Х             | Х               | Х       | INVALID, CLK(n-1) would exit power down        |
| Power Down                        | L           | Ι  | Χ   | Χ  | Х             | Χ               | Χ       | Exit power down → Idle                         |
|                                   | L           | L  | Χ   | Χ  | Χ             | Χ               | Χ       | Maintain power down mode                       |
|                                   | Н           | Н  | Н   | Χ  | Χ             | Χ               |         | Refer to operations in Operative               |
|                                   | Н           | Η  | L   | Н  | Χ             | Χ               |         | Command Table                                  |
|                                   | Н           | Ι  | L   | L  | Н             | Χ               |         | Command Table                                  |
|                                   | Н           | Η  | L   | L  | L             | Н               | X       | Refresh                                        |
|                                   | Н           | Τ  | L   | L  | L             | L               | Op-Code |                                                |
| Both Banks                        | Н           | L  | Н   | Χ  | Χ             | Χ               |         | Refer to operations in Operative               |
| Idle                              | Н           | L  | L   | Н  | Х             | Х               |         | Command Table                                  |
|                                   | Н           | L  | L   | L  | Н             | Х               |         | (Aloto 47)                                     |
|                                   | Н           | ┙  | L   | L  | L             | Ι               | X       | Self refresh (Note 17)                         |
|                                   | Н           | L  | L   | L  | L             | L               | Op-Code | Refer to operations in Operative Command Table |
|                                   | L           | Χ  | Χ   | Х  | Х             | Χ               | Χ       | Power down (Note 17)                           |
| Row Active                        | Н           | Х  | Х   | Х  | Х             | Х               | Х       | Refer to operations in Operative Command Table |
|                                   | L           | Χ  | Χ   | Х  | Х             | Χ               | Х       | Power down (Note 17)                           |
|                                   | Н           | Н  | Х   | Х  | Х             | Х               |         | Refer to operations in Operative Command Table |
| Any State Other than Listed above | Н           | L  | Х   | Х  | Х             | Х               | Х       | Begin clock suspend next cycle (Note 18)       |
|                                   | L           | Н  | Χ   | Х  | Х             | Х               | Х       | Exit clock suspend next cycle                  |
|                                   | L           | L  | X   | Х  | Х             | Х               | X       | Maintain clock suspend                         |
|                                   | <del></del> |    |     |    | <del>``</del> | <del>- ``</del> |         | · · · · · · · · · · · · · · · · · · ·          |

**Remark:** H = High level, L = Low level, X = High or Low level (Don't care)

Notes 17: Self refresh can be entered only from the both banks idle state.

Power down can be entered only from both banks idle or row active state.

Notes 18: Must be legal command as defined in Operative Command Table

# Package Description



